

Course Name: Information and Communication Technologies Lab Code: CEN1005

LAB #9: Implementation of Logic gates in Electronic Workbench

| Department | Registration Number/Name        | Semester/Section          |
|------------|---------------------------------|---------------------------|
| BS CEN     | F24604018/Muhammad Hamzah Iqbal | 1                         |
| Date       | Instructor's Name               | Instructor's<br>Signature |
| 13/12/2024 | Iqra Ashraf                     |                           |

#### Objective:

- To demonstrate the input and output relationship of 2 input AND, OR, NOT, NAND, NOR, XOR gates.
- To implement these logic gates in an electronic workbench.
- To write observations.

# Lab Tasks:

1. Make a truth table for each of the logic gate given above and fill it with all possible combinations.

AND

| Α | В | F (Output) |
|---|---|------------|
| 0 | 0 | 0          |
| 0 | 1 | 0          |
| 1 | 0 | 0          |
| 1 | 1 | 1          |

#### OR

| Α | В | F (Output) |
|---|---|------------|
| 0 | 0 | 0          |
| 0 | 1 | 1          |
| 1 | 0 | 1          |
| 1 | 1 | 1          |

NOT

| Α | F (Output) |
|---|------------|
| 0 | 1          |
| 1 | 0          |

#### **NAND**

| Α | В | F (Output) |
|---|---|------------|
| 0 | 0 | 1          |
| 0 | 1 | 1          |
| 1 | 0 | 1          |
| 1 | 1 | 0          |

NOR

| Α | В | F (Output) |
|---|---|------------|
| 0 | 0 | 1          |
| 0 | 1 | 0          |
| 1 | 0 | 0          |
| 1 | 1 | 0          |

XOR

| Α | В | F (Output) |
|---|---|------------|
| 0 | 0 | 0          |
| 0 | 1 | 1          |
| 1 | 0 | 1          |
| 1 | 1 | 0          |

2.Implement all the above, give logic gates on electronic workbench and verify your output by giving all possible combinations. Insert the output screenshots in your lab reports.

### AND GATE:



| Α | В | Output |
|---|---|--------|
| 0 | 0 | 0      |



| Α | В | Output |
|---|---|--------|
| 0 | 1 | 0      |



| Α | В | Output |
|---|---|--------|
| 1 | 0 | 0      |



| Α | В | Output |
|---|---|--------|
| 1 | 1 | 1      |

# **OR GATE**



| Α | В | Output |
|---|---|--------|
| 0 | 0 | 0      |



| Α | В | Output |
|---|---|--------|
| 0 | 1 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 0 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 1 | 1      |

# **NAND GATE**



| Α | В | Output |
|---|---|--------|
| 0 | 0 | 1      |



| Α | В | Output |
|---|---|--------|
| 0 | 1 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 0 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 1 | 0      |

# **NOR GATE**



| Α | В | Output |
|---|---|--------|
| 0 | 0 | 1      |



| Α | В | Output |
|---|---|--------|
| 0 | 1 | 0      |



| Α | В | Output |
|---|---|--------|
| 1 | 0 | 0      |



| Α | В | Output |
|---|---|--------|
| 1 | 1 | 0      |

### **XOR GATE**



| Α | В | Output |
|---|---|--------|
| 0 | 0 | 0      |



| Α | В | Output |
|---|---|--------|
| 0 | 1 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 0 | 1      |



| Α | В | Output |
|---|---|--------|
| 1 | 1 | 0      |

#### **NOT GATE**



| Α | Output |
|---|--------|
| 0 | 1      |



| Α | Output |
|---|--------|
| 1 | 0      |

#### **Conclusion:**

#### Observations: -

- **AND Gate:** Output is HIGH only when both inputs are HIGH, confirming correct functionality.
- OR Gate: Output is HIGH if at least one input is HIGH, matching the truth table.
- NOT Gate: Output inverts the input, verified for both HIGH and LOW states.
- NAND Gate: Output is LOW only when both inputs are HIGH, as expected.
- NOR Gate: Output is HIGH only when both inputs are LOW, functioning correctly.
- XOR Gate: Output is HIGH when inputs differ, confirmed for all cases.

All circuits behaved as expected, verified in the electronic workbench. Observed outputs matched theoretical logic for all gates. The experiment successfully demonstrated the input-output relationship of basic logic gates.